Avaliação de defeitos resistivos de manufatura em SRAMs frente ao fenômeno de NBTI

Detalhes bibliográficos
Autor(a) principal: Martins, Marco Túlio Gonçalves
Data de Publicação: 2016
Tipo de documento: Dissertação
Idioma: por
Título da fonte: Biblioteca Digital de Teses e Dissertações da PUC_RS
Texto Completo: http://tede2.pucrs.br/tede2/handle/tede/7672
Resumo: With advances in technology and miniaturization of CMOS, reliability during the life cycle of Integrated Circuit (IC) becomes a complex concern for critical applications. Miniaturization brings many benefits as high performance, power consumption and increase number of functions inside of IC. However, alongside with these, the benefits for increase of interconnections and density of such SoCs create new challenges for the industry. Moreover, a chip needs to store more and more information, resulting in the fact that SRAM occupy the greatest part of SoCs. Consequently, technology advances need to increase the transistor‘s density, turnning them a critical concern for testing and reliability to be analysed after manufacturing, since it creates new types of defects. Defects during manufacture process, as well as Negative Bias Temperature Instability (NBTI), Hot Carrier Injection (HCI) and Electromagnetic Interference (EMI) phenomena represent important challenges that must be addressed at an early stages and over the IC‘s life-time. In this context, understanding these phenomena and how they affect technologies below 65nm is essential to ensure reliability required for critical applications. In addition, another source of defects is related to process variations during manufacture. Such defects, like resistive-open and resistive-bridge, appear as the most incident. These defects occur due to small geometric changes in the cell, resulting in static and dynamic failures. Depending on the size of defect they can be considered as weak-defects, which do not result in faulty behaviour at logic level and are not sensitized in conventional manufacturing tests. Note that dynamic faults are considered most responsible for testescapes during manufacturing test. Another important phenomena that affects the reliability of ICs over time is NBTI, causing the aging of SRAMs. In this context, this work proposes to analyze the impact of NBTI in SRAM cells with weak resistive-open and resistive-bridge defects that can escape manufacturing tests due to their dynamic behaviour but, with aging, may become dynamic faults over time.
id P_RS_ebe8ad68a7dc65c87f86494441788e39
oai_identifier_str oai:tede2.pucrs.br:tede/7672
network_acronym_str P_RS
network_name_str Biblioteca Digital de Teses e Dissertações da PUC_RS
repository_id_str
spelling Pöhls, Leticia Maria Bolzanihttp://buscatextual.cnpq.br/buscatextual/visualizacv.do?id=K4730345H6http://buscatextual.cnpq.br/buscatextual/visualizacv.do?id=K4278365Y3Martins, Marco Túlio Gonçalves2017-10-04T13:17:57Z2016-05-27http://tede2.pucrs.br/tede2/handle/tede/7672With advances in technology and miniaturization of CMOS, reliability during the life cycle of Integrated Circuit (IC) becomes a complex concern for critical applications. Miniaturization brings many benefits as high performance, power consumption and increase number of functions inside of IC. However, alongside with these, the benefits for increase of interconnections and density of such SoCs create new challenges for the industry. Moreover, a chip needs to store more and more information, resulting in the fact that SRAM occupy the greatest part of SoCs. Consequently, technology advances need to increase the transistor‘s density, turnning them a critical concern for testing and reliability to be analysed after manufacturing, since it creates new types of defects. Defects during manufacture process, as well as Negative Bias Temperature Instability (NBTI), Hot Carrier Injection (HCI) and Electromagnetic Interference (EMI) phenomena represent important challenges that must be addressed at an early stages and over the IC‘s life-time. In this context, understanding these phenomena and how they affect technologies below 65nm is essential to ensure reliability required for critical applications. In addition, another source of defects is related to process variations during manufacture. Such defects, like resistive-open and resistive-bridge, appear as the most incident. These defects occur due to small geometric changes in the cell, resulting in static and dynamic failures. Depending on the size of defect they can be considered as weak-defects, which do not result in faulty behaviour at logic level and are not sensitized in conventional manufacturing tests. Note that dynamic faults are considered most responsible for testescapes during manufacturing test. Another important phenomena that affects the reliability of ICs over time is NBTI, causing the aging of SRAMs. In this context, this work proposes to analyze the impact of NBTI in SRAM cells with weak resistive-open and resistive-bridge defects that can escape manufacturing tests due to their dynamic behaviour but, with aging, may become dynamic faults over time.Com o avanço tecnológico e a miniaturização da tecnologia CMOS, garantir a confiabilidade durante a vida útil de Circuitos Integrados (CI) tem se tornado um ponto extremamente complexo e importante para aplicações consideradas críticas. Muitos são os benefícios que esses avanços trouxeram, como aumento do desempenho, frequência de operação, CIs com capacidade para novas e mais complexas funcionalidades entre outros. Entretanto, com o aumento do número de interconexões e densidade dos System-on-chip (SoC) novos desafios surgiram e necessitam ser solucionados para que estes avanços possam continuar. Avanços tecnológicos possibilitaram a fabricação de componentes com uma maior densidade de transistores em uma pequena área de silício, tornando-se um ponto crítico para o teste e análise da confiabilidade após sua fabricação, uma vez que esse processo de fabricação gera novos tipos de defeitos. Neste sentido, defeitos do tipo resistive-open e resistive-bridge aparecem como os mais prováveis. Esses defeitos ocorrem devido a pequenas mudanças geométricas das células e podem causar falhas estáticas, bem como falhas dinâmicas. Da mesma forma, fenômenos como Negative Bias Temperature Instability (NBTI), Positive Bias Temperature Instability (PBTI), Hot Carrier Injection (HCI) e Electromagnetic Interference (EMI) representam importantes desafios que obrigatoriamente devem ser tratados desde a fase inicial de projeto de CIs, bem como durante toda a sua vida útil. Assim, compreender esses fenômenos e como os mesmos afetam tecnologias abaixo de 65nm é considerado fundamental a fim de garantir a confiabilidade exigida para aplicações consideradas críticas. Neste contexto, esse trabalho visa avaliar o impacto de defeitos resistivos do tipo resistiveopen e resistive-bridge nas células de memória do tipo 6T, que passaram nos testes de manufatura, mas que, ao longo dos anos manifestaram falha devido a presença do fenômeno de NBTI. Esses defeitos foram modelados através da inserção de resistências em determinados pontos da célula de memória. Foi observado que defeitos do tipo resistive-open e resistive-bridge quando presentes entre os inversores de uma célula de memória e não detectados durante os testes de manufatura, resultaram em falha nas operações de leitura da célula ao longo dos anos quando na presença de NBTI. Essa falha apresenta-se inicialmente com um comportamento dinâmico e, de acordo com o envelhecimento da célula, passa a comporta-se como estática. Essa situação compromete a confiabilidade da célula, uma vez que o tempo de vida estimado da célula será inferior ao projetado.Submitted by PPG Engenharia Elétrica (engenharia.pg.eletrica@pucrs.br) on 2017-10-03T14:30:54Z No. of bitstreams: 1 dissertacao_Marco_tulio.pdf: 5515221 bytes, checksum: 0531f41d66bffa4a34ad4958a41c2d61 (MD5)Approved for entry into archive by Caroline Xavier (caroline.xavier@pucrs.br) on 2017-10-04T13:10:44Z (GMT) No. of bitstreams: 1 dissertacao_Marco_tulio.pdf: 5515221 bytes, checksum: 0531f41d66bffa4a34ad4958a41c2d61 (MD5)Made available in DSpace on 2017-10-04T13:17:57Z (GMT). No. of bitstreams: 1 dissertacao_Marco_tulio.pdf: 5515221 bytes, checksum: 0531f41d66bffa4a34ad4958a41c2d61 (MD5) Previous issue date: 2016-05-27application/pdfhttp://tede2.pucrs.br:80/tede2/retrieve/169954/dissertacao_Marco_tulio.pdf.jpgporPontifícia Universidade Católica do Rio Grande do SulPrograma de Pós-Graduação em Engenharia ElétricaPUCRSBrasilFaculdade de EngenhariaSRAMsDefeitos ResistivosNBTIENGENHARIASAvaliação de defeitos resistivos de manufatura em SRAMs frente ao fenômeno de NBTIinfo:eu-repo/semantics/publishedVersioninfo:eu-repo/semantics/masterThesisTrabalho não apresenta restrição para publicação207662918905964549500500500-6557705727614397854518971056484826825info:eu-repo/semantics/openAccessreponame:Biblioteca Digital de Teses e Dissertações da PUC_RSinstname:Pontifícia Universidade Católica do Rio Grande do Sul (PUCRS)instacron:PUC_RSTHUMBNAILdissertacao_Marco_tulio.pdf.jpgdissertacao_Marco_tulio.pdf.jpgimage/jpeg5713http://tede2.pucrs.br/tede2/bitstream/tede/7672/4/dissertacao_Marco_tulio.pdf.jpg4559e12f6639f59f3d50692c5237aed1MD54TEXTdissertacao_Marco_tulio.pdf.txtdissertacao_Marco_tulio.pdf.txttext/plain126961http://tede2.pucrs.br/tede2/bitstream/tede/7672/3/dissertacao_Marco_tulio.pdf.txtdc31db70eb85722aa589233690a52890MD53ORIGINALdissertacao_Marco_tulio.pdfdissertacao_Marco_tulio.pdfapplication/pdf5515221http://tede2.pucrs.br/tede2/bitstream/tede/7672/2/dissertacao_Marco_tulio.pdf0531f41d66bffa4a34ad4958a41c2d61MD52LICENSElicense.txtlicense.txttext/plain; charset=utf-8610http://tede2.pucrs.br/tede2/bitstream/tede/7672/1/license.txt5a9d6006225b368ef605ba16b4f6d1beMD51tede/76722017-10-04 12:01:24.708oai:tede2.pucrs.br:tede/7672QXV0b3JpemHDp8OjbyBwYXJhIFB1YmxpY2HDp8OjbyBFbGV0csO0bmljYTogQ29tIGJhc2Ugbm8gZGlzcG9zdG8gbmEgTGVpIEZlZGVyYWwgbsK6OS42MTAsIGRlIDE5IGRlIGZldmVyZWlybyBkZSAxOTk4LCBvIGF1dG9yIEFVVE9SSVpBIGEgcHVibGljYcOnw6NvIGVsZXRyw7RuaWNhIGRhIHByZXNlbnRlIG9icmEgbm8gYWNlcnZvIGRhIEJpYmxpb3RlY2EgRGlnaXRhbCBkYSBQb250aWbDrWNpYSBVbml2ZXJzaWRhZGUgQ2F0w7NsaWNhIGRvIFJpbyBHcmFuZGUgZG8gU3VsLCBzZWRpYWRhIGEgQXYuIElwaXJhbmdhIDY2ODEsIFBvcnRvIEFsZWdyZSwgUmlvIEdyYW5kZSBkbyBTdWwsIGNvbSByZWdpc3RybyBkZSBDTlBKIDg4NjMwNDEzMDAwMi04MSBiZW0gY29tbyBlbSBvdXRyYXMgYmlibGlvdGVjYXMgZGlnaXRhaXMsIG5hY2lvbmFpcyBlIGludGVybmFjaW9uYWlzLCBjb25zw7NyY2lvcyBlIHJlZGVzIMOgcyBxdWFpcyBhIGJpYmxpb3RlY2EgZGEgUFVDUlMgcG9zc2EgYSB2aXIgcGFydGljaXBhciwgc2VtIMO0bnVzIGFsdXNpdm8gYW9zIGRpcmVpdG9zIGF1dG9yYWlzLCBhIHTDrXR1bG8gZGUgZGl2dWxnYcOnw6NvIGRhIHByb2R1w6fDo28gY2llbnTDrWZpY2EuCg==Biblioteca Digital de Teses e Dissertaçõeshttp://tede2.pucrs.br/tede2/PRIhttps://tede2.pucrs.br/oai/requestbiblioteca.central@pucrs.br||opendoar:2017-10-04T15:01:24Biblioteca Digital de Teses e Dissertações da PUC_RS - Pontifícia Universidade Católica do Rio Grande do Sul (PUCRS)false
dc.title.por.fl_str_mv Avaliação de defeitos resistivos de manufatura em SRAMs frente ao fenômeno de NBTI
title Avaliação de defeitos resistivos de manufatura em SRAMs frente ao fenômeno de NBTI
spellingShingle Avaliação de defeitos resistivos de manufatura em SRAMs frente ao fenômeno de NBTI
Martins, Marco Túlio Gonçalves
SRAMs
Defeitos Resistivos
NBTI
ENGENHARIAS
title_short Avaliação de defeitos resistivos de manufatura em SRAMs frente ao fenômeno de NBTI
title_full Avaliação de defeitos resistivos de manufatura em SRAMs frente ao fenômeno de NBTI
title_fullStr Avaliação de defeitos resistivos de manufatura em SRAMs frente ao fenômeno de NBTI
title_full_unstemmed Avaliação de defeitos resistivos de manufatura em SRAMs frente ao fenômeno de NBTI
title_sort Avaliação de defeitos resistivos de manufatura em SRAMs frente ao fenômeno de NBTI
author Martins, Marco Túlio Gonçalves
author_facet Martins, Marco Túlio Gonçalves
author_role author
dc.contributor.advisor1.fl_str_mv Pöhls, Leticia Maria Bolzani
dc.contributor.advisor1Lattes.fl_str_mv http://buscatextual.cnpq.br/buscatextual/visualizacv.do?id=K4730345H6
dc.contributor.authorLattes.fl_str_mv http://buscatextual.cnpq.br/buscatextual/visualizacv.do?id=K4278365Y3
dc.contributor.author.fl_str_mv Martins, Marco Túlio Gonçalves
contributor_str_mv Pöhls, Leticia Maria Bolzani
dc.subject.por.fl_str_mv SRAMs
Defeitos Resistivos
NBTI
topic SRAMs
Defeitos Resistivos
NBTI
ENGENHARIAS
dc.subject.cnpq.fl_str_mv ENGENHARIAS
description With advances in technology and miniaturization of CMOS, reliability during the life cycle of Integrated Circuit (IC) becomes a complex concern for critical applications. Miniaturization brings many benefits as high performance, power consumption and increase number of functions inside of IC. However, alongside with these, the benefits for increase of interconnections and density of such SoCs create new challenges for the industry. Moreover, a chip needs to store more and more information, resulting in the fact that SRAM occupy the greatest part of SoCs. Consequently, technology advances need to increase the transistor‘s density, turnning them a critical concern for testing and reliability to be analysed after manufacturing, since it creates new types of defects. Defects during manufacture process, as well as Negative Bias Temperature Instability (NBTI), Hot Carrier Injection (HCI) and Electromagnetic Interference (EMI) phenomena represent important challenges that must be addressed at an early stages and over the IC‘s life-time. In this context, understanding these phenomena and how they affect technologies below 65nm is essential to ensure reliability required for critical applications. In addition, another source of defects is related to process variations during manufacture. Such defects, like resistive-open and resistive-bridge, appear as the most incident. These defects occur due to small geometric changes in the cell, resulting in static and dynamic failures. Depending on the size of defect they can be considered as weak-defects, which do not result in faulty behaviour at logic level and are not sensitized in conventional manufacturing tests. Note that dynamic faults are considered most responsible for testescapes during manufacturing test. Another important phenomena that affects the reliability of ICs over time is NBTI, causing the aging of SRAMs. In this context, this work proposes to analyze the impact of NBTI in SRAM cells with weak resistive-open and resistive-bridge defects that can escape manufacturing tests due to their dynamic behaviour but, with aging, may become dynamic faults over time.
publishDate 2016
dc.date.issued.fl_str_mv 2016-05-27
dc.date.accessioned.fl_str_mv 2017-10-04T13:17:57Z
dc.type.status.fl_str_mv info:eu-repo/semantics/publishedVersion
dc.type.driver.fl_str_mv info:eu-repo/semantics/masterThesis
format masterThesis
status_str publishedVersion
dc.identifier.uri.fl_str_mv http://tede2.pucrs.br/tede2/handle/tede/7672
url http://tede2.pucrs.br/tede2/handle/tede/7672
dc.language.iso.fl_str_mv por
language por
dc.relation.program.fl_str_mv 207662918905964549
dc.relation.confidence.fl_str_mv 500
500
500
dc.relation.department.fl_str_mv -655770572761439785
dc.relation.cnpq.fl_str_mv 4518971056484826825
dc.rights.driver.fl_str_mv info:eu-repo/semantics/openAccess
eu_rights_str_mv openAccess
dc.format.none.fl_str_mv application/pdf
dc.publisher.none.fl_str_mv Pontifícia Universidade Católica do Rio Grande do Sul
dc.publisher.program.fl_str_mv Programa de Pós-Graduação em Engenharia Elétrica
dc.publisher.initials.fl_str_mv PUCRS
dc.publisher.country.fl_str_mv Brasil
dc.publisher.department.fl_str_mv Faculdade de Engenharia
publisher.none.fl_str_mv Pontifícia Universidade Católica do Rio Grande do Sul
dc.source.none.fl_str_mv reponame:Biblioteca Digital de Teses e Dissertações da PUC_RS
instname:Pontifícia Universidade Católica do Rio Grande do Sul (PUCRS)
instacron:PUC_RS
instname_str Pontifícia Universidade Católica do Rio Grande do Sul (PUCRS)
instacron_str PUC_RS
institution PUC_RS
reponame_str Biblioteca Digital de Teses e Dissertações da PUC_RS
collection Biblioteca Digital de Teses e Dissertações da PUC_RS
bitstream.url.fl_str_mv http://tede2.pucrs.br/tede2/bitstream/tede/7672/4/dissertacao_Marco_tulio.pdf.jpg
http://tede2.pucrs.br/tede2/bitstream/tede/7672/3/dissertacao_Marco_tulio.pdf.txt
http://tede2.pucrs.br/tede2/bitstream/tede/7672/2/dissertacao_Marco_tulio.pdf
http://tede2.pucrs.br/tede2/bitstream/tede/7672/1/license.txt
bitstream.checksum.fl_str_mv 4559e12f6639f59f3d50692c5237aed1
dc31db70eb85722aa589233690a52890
0531f41d66bffa4a34ad4958a41c2d61
5a9d6006225b368ef605ba16b4f6d1be
bitstream.checksumAlgorithm.fl_str_mv MD5
MD5
MD5
MD5
repository.name.fl_str_mv Biblioteca Digital de Teses e Dissertações da PUC_RS - Pontifícia Universidade Católica do Rio Grande do Sul (PUCRS)
repository.mail.fl_str_mv biblioteca.central@pucrs.br||
_version_ 1799765329278140416