Analysis of zero-temperature coefficient behavior on vertically stacked double nanosheet nMOS devices

Detalhes bibliográficos
Autor(a) principal: Coelho, Carlos H.S. [UNESP]
Data de Publicação: 2021
Outros Autores: Martino, Joao A., Bellodi, Marcello, Simoen, Eddy, Veloso, Anabela, Agopian, Paula G.D. [UNESP]
Tipo de documento: Artigo
Idioma: eng
Título da fonte: Repositório Institucional da UNESP
Texto Completo: http://dx.doi.org/10.1016/j.mejo.2021.105277
http://hdl.handle.net/11449/222539
Resumo: This work presents an experimental study of the zero-temperature coefficient (ZTC) bias point of vertically stacked gate-all-around (GAA) double nanosheet nMOS devices (GAA-NS) for different dimensions, operating in linear and saturation regions. The experimental data is also compared to a simple analytical ZTC model in order to better understand which electrical parameters impact the ZTC behavior. The variation of the threshold voltage with the temperature (ΔVTH/ΔT) and temperature transconductance degradation factor (c) are the two important aspects that most impact the gate to source voltage at ZTC (VZTC). Although the ZTC behavior of the GAA-NS nMOS devices studied in this paper is well described by the simple analytical ZTC model in linear region, at high drain bias, factors such as series resistance and carrier saturation velocity play a significant influence in the ZTC performance of GAA-NS nMOS devices examined in this study.
id UNSP_6a40b490cc9f60ddcd2abb2229ba7cc9
oai_identifier_str oai:repositorio.unesp.br:11449/222539
network_acronym_str UNSP
network_name_str Repositório Institucional da UNESP
repository_id_str 2946
spelling Analysis of zero-temperature coefficient behavior on vertically stacked double nanosheet nMOS devicesAnalytical modelGAA-nanosheetZTC PointThis work presents an experimental study of the zero-temperature coefficient (ZTC) bias point of vertically stacked gate-all-around (GAA) double nanosheet nMOS devices (GAA-NS) for different dimensions, operating in linear and saturation regions. The experimental data is also compared to a simple analytical ZTC model in order to better understand which electrical parameters impact the ZTC behavior. The variation of the threshold voltage with the temperature (ΔVTH/ΔT) and temperature transconductance degradation factor (c) are the two important aspects that most impact the gate to source voltage at ZTC (VZTC). Although the ZTC behavior of the GAA-NS nMOS devices studied in this paper is well described by the simple analytical ZTC model in linear region, at high drain bias, factors such as series resistance and carrier saturation velocity play a significant influence in the ZTC performance of GAA-NS nMOS devices examined in this study.Coordenação de Aperfeiçoamento de Pessoal de Nível Superior (CAPES)Conselho Nacional de Desenvolvimento Científico e Tecnológico (CNPq)UNESP Sao Paulo State UniversityLSI/PSI/USP University of Sao PauloUNIPimecUNESP Sao Paulo State UniversityUniversidade Estadual Paulista (UNESP)Universidade de São Paulo (USP)UNIPimecCoelho, Carlos H.S. [UNESP]Martino, Joao A.Bellodi, MarcelloSimoen, EddyVeloso, AnabelaAgopian, Paula G.D. [UNESP]2022-04-28T19:45:20Z2022-04-28T19:45:20Z2021-11-01info:eu-repo/semantics/publishedVersioninfo:eu-repo/semantics/articlehttp://dx.doi.org/10.1016/j.mejo.2021.105277Microelectronics Journal, v. 117.0026-2692http://hdl.handle.net/11449/22253910.1016/j.mejo.2021.1052772-s2.0-85116119816Scopusreponame:Repositório Institucional da UNESPinstname:Universidade Estadual Paulista (UNESP)instacron:UNESPengMicroelectronics Journalinfo:eu-repo/semantics/openAccess2022-04-28T19:45:20Zoai:repositorio.unesp.br:11449/222539Repositório InstitucionalPUBhttp://repositorio.unesp.br/oai/requestopendoar:29462024-08-05T17:15:15.448426Repositório Institucional da UNESP - Universidade Estadual Paulista (UNESP)false
dc.title.none.fl_str_mv Analysis of zero-temperature coefficient behavior on vertically stacked double nanosheet nMOS devices
title Analysis of zero-temperature coefficient behavior on vertically stacked double nanosheet nMOS devices
spellingShingle Analysis of zero-temperature coefficient behavior on vertically stacked double nanosheet nMOS devices
Coelho, Carlos H.S. [UNESP]
Analytical model
GAA-nanosheet
ZTC Point
title_short Analysis of zero-temperature coefficient behavior on vertically stacked double nanosheet nMOS devices
title_full Analysis of zero-temperature coefficient behavior on vertically stacked double nanosheet nMOS devices
title_fullStr Analysis of zero-temperature coefficient behavior on vertically stacked double nanosheet nMOS devices
title_full_unstemmed Analysis of zero-temperature coefficient behavior on vertically stacked double nanosheet nMOS devices
title_sort Analysis of zero-temperature coefficient behavior on vertically stacked double nanosheet nMOS devices
author Coelho, Carlos H.S. [UNESP]
author_facet Coelho, Carlos H.S. [UNESP]
Martino, Joao A.
Bellodi, Marcello
Simoen, Eddy
Veloso, Anabela
Agopian, Paula G.D. [UNESP]
author_role author
author2 Martino, Joao A.
Bellodi, Marcello
Simoen, Eddy
Veloso, Anabela
Agopian, Paula G.D. [UNESP]
author2_role author
author
author
author
author
dc.contributor.none.fl_str_mv Universidade Estadual Paulista (UNESP)
Universidade de São Paulo (USP)
UNIP
imec
dc.contributor.author.fl_str_mv Coelho, Carlos H.S. [UNESP]
Martino, Joao A.
Bellodi, Marcello
Simoen, Eddy
Veloso, Anabela
Agopian, Paula G.D. [UNESP]
dc.subject.por.fl_str_mv Analytical model
GAA-nanosheet
ZTC Point
topic Analytical model
GAA-nanosheet
ZTC Point
description This work presents an experimental study of the zero-temperature coefficient (ZTC) bias point of vertically stacked gate-all-around (GAA) double nanosheet nMOS devices (GAA-NS) for different dimensions, operating in linear and saturation regions. The experimental data is also compared to a simple analytical ZTC model in order to better understand which electrical parameters impact the ZTC behavior. The variation of the threshold voltage with the temperature (ΔVTH/ΔT) and temperature transconductance degradation factor (c) are the two important aspects that most impact the gate to source voltage at ZTC (VZTC). Although the ZTC behavior of the GAA-NS nMOS devices studied in this paper is well described by the simple analytical ZTC model in linear region, at high drain bias, factors such as series resistance and carrier saturation velocity play a significant influence in the ZTC performance of GAA-NS nMOS devices examined in this study.
publishDate 2021
dc.date.none.fl_str_mv 2021-11-01
2022-04-28T19:45:20Z
2022-04-28T19:45:20Z
dc.type.status.fl_str_mv info:eu-repo/semantics/publishedVersion
dc.type.driver.fl_str_mv info:eu-repo/semantics/article
format article
status_str publishedVersion
dc.identifier.uri.fl_str_mv http://dx.doi.org/10.1016/j.mejo.2021.105277
Microelectronics Journal, v. 117.
0026-2692
http://hdl.handle.net/11449/222539
10.1016/j.mejo.2021.105277
2-s2.0-85116119816
url http://dx.doi.org/10.1016/j.mejo.2021.105277
http://hdl.handle.net/11449/222539
identifier_str_mv Microelectronics Journal, v. 117.
0026-2692
10.1016/j.mejo.2021.105277
2-s2.0-85116119816
dc.language.iso.fl_str_mv eng
language eng
dc.relation.none.fl_str_mv Microelectronics Journal
dc.rights.driver.fl_str_mv info:eu-repo/semantics/openAccess
eu_rights_str_mv openAccess
dc.source.none.fl_str_mv Scopus
reponame:Repositório Institucional da UNESP
instname:Universidade Estadual Paulista (UNESP)
instacron:UNESP
instname_str Universidade Estadual Paulista (UNESP)
instacron_str UNESP
institution UNESP
reponame_str Repositório Institucional da UNESP
collection Repositório Institucional da UNESP
repository.name.fl_str_mv Repositório Institucional da UNESP - Universidade Estadual Paulista (UNESP)
repository.mail.fl_str_mv
_version_ 1808128779852185600